| $\Omega$ |  |
|----------|--|
| QΖ       |  |

### For SimpleOBJ.cc:

#### Overview

'SimpleOBJ' is a custom memory object implemented for Gem5 simulations, designed to interface between CPU and memory subsystems. It provides a flexible mechanism to intercept, modify, and forward memory requests and responses between the CPU and memory. This object is particularly useful for simulations that require detailed tracking or manipulation of memory traffic, such as testing new memory operation strategies or conducting educational demonstrations.

#### **Features**

- Dual-Port Integration: Connects with both CPU and memory sides, handling requests from the CPU and forwarding them to memory, and vice versa.
- Blocking Capability: Capable of blocking and unblocking operations based on the memory system's state, thus emulating realistic memory access scenarios.
- Debug Support: Integrated with Gem5's debugging system, providing detailed output for tracing memory operations through debug flags.

### Key Methods

- `handleRequest`: Handles incoming requests from the CPU. If `SimpleOBJ` is already handling a request (i.e., it is blocked), it stalls subsequent requests.
- `handleResponse`: Manages responses from the memory, forwarding them back to the CPU. This method also handles unblocking of the object when a response is received.
- `sendPacket`: A method in both `CPUSidePort` and `MemSidePort` classes to send packets across to the connected port. Includes simple flow control by blocking the packet if it cannot be sent immediately.

### Port Configuration

- `cpu side`: Slave port that connects to CPU-side components (e.g., L2 cache).
- `mem side`: Master port that connects to memory-side components (e.g., DRAM controllers).

### For Simple\_OBJ.hh:

#### Overview

'Simple\_OBJ.hh' is the header file for the 'SimpleOBJ' class, a custom Gem5 simulation object designed to mediate and manage memory transactions between CPU-side components and memory-side components within a simulated system. This object can be particularly useful for simulations that require fine-grained control over memory interactions, such as implementing custom cache behaviors or studying specific memory access patterns.

#### **Features**

- Dual-Port Management: Handles interactions through separate ports for CPU-side requests and memory-side responses, facilitating detailed manipulation of data flows.
- Blocking Capability: Supports blocking and unblocking of transactions, allowing for realistic simulation of memory access delays and contention.
- Extensible: Designed to be easily extendable for various simulation needs, including handling different types of memory operations and introducing new behaviors.

### Components

#### **Ports**

- `CPUSidePort`:
- Handles requests coming from CPU-side components.
- Manages flow control, including packet sending and retry mechanisms.
- Reports address ranges for which this component is responsible.
- `MemSidePort`:
- Receives and forwards responses to CPU-side requests.
- Manages packet transmissions and retries in case of transmission failures.

### Methods

- `handleRequest` and `handleResponse`:
- Manage the processing of incoming packets, either requests from the CPU or responses from the memory.
- `handleFunctional`:
- Handles packets functionally, updating data on writes or fetching data on reads, bypassing the timing path for debug or functional access.
- `getPort`:
- Provides access to either the CPU-side or memory-side ports based on the name provided.

- `sendRangeChange`:
- Notifies connected components about changes in the address range this object is responsible for.

# Usage

To utilize `SimpleOBJ` in a Gem5 simulation, include this header in the simulation setup where `SimpleOBJ` instances are created and configured. Ensure that the simulation scripts correctly initialize `SimpleOBJ` instances and bind them into the simulated system's memory hierarchy as required.

### For Simple\_OBJ.py:

#### Overview

`Simple\_OBJ.py` is a Python configuration script for Gem5 simulations that integrates the `SimpleOBJ` custom memory object into a simulated RISC-V system. This script sets up the entire system, including CPU, caches, memory, and the `SimpleOBJ` component, to perform a simulation with a specific workload.

#### Features

- CPU and Cache Configuration: Sets up a RISC-V Out-of-Order CPU with L1 and L2 caches.
- SimpleOBJ Integration: Incorporates `SimpleOBJ` to interact between L3 bus and the main memory bus, providing a custom handling layer for memory transactions.
- Memory System Setup: Configures a DDR3 memory controller and defines the memory ranges and memory access modes.
- Workload Execution: Specifies a workload for the simulation, detailing how to load and execute a binary within the simulation environment.

# System Configuration

- CPU: Uses `RiscvO3CPU`, a RISC-V out-of-order CPU model.
- Caches: Includes definitions for L1 instruction and data caches, and an L2 unified cache.
- Memory: Uses a DDR3 memory controller configured for an 8GB memory system.

### **Key Components**

### SimpleOBJ

- Purpose: Handles memory transactions between the CPU and memory, potentially altering or logging transactions for research or debugging purposes.
- Configuration: Connected between the L3 bus and the memory bus to influence memory access behaviors.

### **Workload Configuration**

- Binary: Specifies a binary to run, along with necessary input files.
- Execution: Details how the binary is loaded and executed, including setting up command-line arguments.

#### Modifications and Extensions

- Adjusting Workload: Modify the `process.cmd` list to point to different binaries or input arguments to simulate different workloads.

- Cache Configurations: Parameters for cache sizes, latencies, and associations can be adjusted to experiment with different cache architectures.
- Memory Technologies: Substitute DDR3 with other types of memory controllers available in Gem5 to explore performance under different memory technologies.

### For SimpleOBJ.py:

The `SimpleOBJ.py` script defines a new SimObject for use in Gem5 simulations. This script uses Python bindings to integrate with the C++ simulation backend of Gem5. Here's a detailed breakdown of the script and its components:

### Import Statements

- `from m5.params import \*`: This imports all the parameter types and utilities from Gem5's parameter system, allowing the script to specify types of parameters for configuration settings.
- `from m5.proxy import \*`: This import statement brings in proxy utilities that allow for deferred evaluation of parameters. This can be used to reference other parts of the configuration hierarchically.
- `from m5.SimObject import SimObject`: This imports the `SimObject` base class from which all simulation objects in Gem5 inherit.

# Class Definition: 'SimpleOBJ'

- `class SimpleOBJ(SimObject)`: This line starts the definition of `SimpleOBJ` as a subclass of `SimObject`, which is the base class for all simulation objects in Gem5.

#### Class Attributes

- `type = 'SimpleOBJ'`: This attribute specifies the internal type identifier for Gem5. This is used within Gem5 to identify the object type during simulation configuration.
- `cxx\_header = "/home/nikhil-suri/gem5/src/learning\_gem5/Simple\_OBJ.hh"`: This path points to the C++ header file corresponding to the `SimpleOBJ` definition. This header file contains the declaration of the `SimpleOBJ` class in C++, linking the Python-defined SimObject with its C++ implementation.

#### **Ports**

- `cpu\_side = SlavePort("CPU side port, receives requests")`: This defines a `SlavePort` for the object, which is used to receive requests from the CPU or other components. In Gem5, slave ports are used by an object to receive communication from other objects.
- `mem\_side = MasterPort("Memory side port, sends requests")`: Conversely, this defines a `MasterPort`, which is used to send requests towards the memory system. Master ports in Gem5 are used by an object to initiate communication with other objects.

### Functionality and Use

`SimpleOBJ` is set up to act as a mediator or bridge within the memory hierarchy of a Gem5 simulation. Its role typically involves receiving memory access requests from CPU components (through `cpu\_side`), potentially performing operations such as logging, modifying, or analyzing these requests, and then forwarding them to the memory system (through `mem\_side`). This setup is ideal for studies involving detailed memory transaction analyses or for educational purposes to demonstrate how memory operations are handled in simulated environments.

### For SConscript:

The provided `SConscript` file is a configuration script used by SCons, a software construction tool, to build parts of the Gem5 simulation software. Here's a breakdown of what each line in the script does and how it contributes to the building and integration process of a custom SimObject within Gem5.

# Breakdown of the SConscript Content

# 1. `Import('\*')`:

- This line imports all the variables and functions from the environment set up in the 'SConstruct' file or parent 'SConscript' files into the current 'SConscript''s scope. This allows the script to use previously defined settings and configurations, such as compilation flags, source directories, and build targets, facilitating a consistent build environment.
- SimObject('SimpleOBJ.py', sim\_objects=['SimpleOBJ'])`:
  - This line registers a new SimObject with the build system.
- `'SimpleOBJ.py'` specifies the path to the Python file that defines the SimObject. This file contains the Python class `SimpleOBJ` which is part of the simulation.
- `sim\_objects=['SimpleOBJ']` is a list that explicitly names the SimObjects defined in the Python file. This helps Gem5's build system understand what components are being introduced, ensuring that they are correctly integrated into the Gem5 Python configuration environment.
- 3. `Source('Simple\_OBJ.cc')`:
- This command adds `'Simple\_OBJ.cc'` to the list of source files that need to be compiled. This C++ source file must contain the implementation details of the `SimpleOBJ` SimObject, linking its behavior defined in Python with the lower-level simulation mechanics handled in C++.
- 4. `DebugFlag('SimpleOBJ', "For Learning gem5 Part 2.")`:
- This line declares a new debug flag specifically for the `SimpleOBJ` SimObject. Debug flags in Gem5 are used to control the verbosity of simulation output, particularly for debugging purposes.
- `'SimpleOBJ'` is the name of the debug flag. When running simulations, this flag can be enabled to produce detailed debug output related to operations involving the `SimpleOBJ`.
- `"For Learning gem5 Part 2."` provides a description for the debug flag, likely indicating that this flag is useful or relevant for users following a tutorial or specific documentation part of the Gem5 learning series.

#### General Context

This `SConscript` script is a crucial part of integrating new simulation components into Gem5. It ensures that both the Python and C++ parts of a new SimObject are correctly built and recognized by the simulation engine. The use of a debug flag specific to the new component is

| a common practice to help developers and users trace issues and understand the internal workings of their simulations more clearly. |  |
|-------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |
|                                                                                                                                     |  |

### For maths\_operations.py:

The `maths\_operations.py` file is a Python script designed to configure and run a Gem5 simulation that specifically involves an instance of a `MathsOperations` SimObject. The script outlines how to set up the simulation, instantiate the necessary simulation objects, and then run the simulation until a specified event occurs. Here's a breakdown of each part of the script and its purpose:

### Import Statements

- `import m5`: Imports the Gem5 Python module, which provides essential functionalities like running the simulation and accessing system ticks.
- `from m5.objects import \*`: Imports all the SimObjects available in Gem5, allowing you to use them to build your simulation environment.

### Function Definition: 'setup events'

This function encapsulates the entire process of setting up and running the simulation.

#### Simulation Root

- `root = Root(full\_system = False)`: Creates an instance of the `Root` SimObject, which is the top-level object in the Gem5 object hierarchy. The `full\_system` parameter is set to `False`, indicating that the simulation will not attempt to model a complete hardware system (such as CPUs, memory, devices found in a real system). Instead, it focuses on the component-level simulation, suitable for isolated tests like mathematical operations.

### Creating the MathsOperationsObject

- `root.MathsOperationsObject = MathsOperations()`: Instantiates the `MathsOperations` SimObject, which is presumably defined elsewhere (either in the imported modules or in separate C++ and Python files not shown here). This object will be responsible for executing the mathematical operations defined within its class.

### Instantiating the Simulation

- `m5.instantiate()`: This function call initializes the simulation, constructing all the SimObjects and preparing the simulation to start. It resolves configurations and interconnections between objects that are necessary before the simulation can run.

#### Running the Simulation

- `exit\_event = m5.simulate()`: Starts the simulation. This function will run the simulation until an exit event occurs (like reaching a maximum tick count, an error, or completing all scheduled tasks). It returns an object that describes why the simulation was stopped.
- `print("Beginning simulation!")` and `print('Exiting @ tick {} because {}' .format(m5.curTick(), exit\_event.getCause()))`: These print statements are used to log the start of the simulation and

its reason for termination. `m5.curTick()` returns the current simulation tick at which the simulation stopped, providing a timestamp for when the exit event occurred.

### For maths\_operations.cc:

The `maths\_operations.cc` file provides the C++ implementation for the `MathsOperations` SimObject defined in Gem5. It's structured to handle various mathematical operations through scheduled events and integrates debugging and logging capabilities to trace these operations during simulation runs. Below is an explanation of the file's structure and functionality:

#### **Include Statements**

- Includes for necessary headers: These include statements link the implementation file with necessary header files from Gem5 and standard C++ libraries.
- `maths operations.hh`: The header file for the SimObject class definition.
- `<iostream>`, `<base/trace.hh>`, and debug headers: For standard output and Gem5's tracing and debugging functionalities.

## Namespace

- `namespace gem5`: The code is enclosed within the `gem5` namespace, standard for all Gem5 components.

### Constructor

- `MathsOperations::MathsOperations(const MathsOperationsParams &params)`:
- Initializes the base class 'SimObject' with provided parameters.
- Sets up four event handlers ('event', 'fibEvent', 'primeEvent', 'gcdEvent'), each linked to different mathematical operation methods. These handlers use lambda functions to bind class methods for event processing, effectively scheduling these operations to be triggered at different simulation times.

### **Event Processing Methods**

Each method encapsulates logic for specific mathematical computations, utilizing Gem5's debugging system to trace the computations step-by-step:

- `processEvent()`: A placeholder for a basic event. It uses the `FIBONACCISEQUENCE` debug flag to trace execution.
- `processEvent1()`: Calculates a Fibonacci sequence up to `n` iterations and logs each step using the `FIBONACCISEQUENCE` debug flag. It demonstrates how to implement a simple algorithm within the simulation.
- `processEvent2()`: Checks whether a number is prime. It uses loops and conditional statements to perform this check, logging each significant step with the `PRIMECHECK` debug flag.
- `processEvent3()`: Computes the greatest common divisor (GCD) of two numbers using the Euclidean algorithm, with each step logged under the `GCDRESULT` debug flag.

#### Startup Method

- `void MathsOperations::startup()`:

- Schedules the defined events ('event', 'fibEvent', 'primeEvent', 'gcdEvent') at specific ticks (simulation time points). This method is typically called when the simulation is initialized to set up initial conditions or operations.

# Debugging and Tracing

- Debug statements (`DPRINTF`) are used extensively within each event handling method to provide detailed outputs about the internal state and computations during simulation. These statements are conditional on the respective debug flags being enabled, which helps in selectively tracing the simulation without cluttering the output.

### For maths operations.hh:

The `maths\_operations.hh` file serves as a C++ header for defining a Gem5 simulation object, `MathsOperations`, that extends the functionality of the base class `SimObject`. This header includes all declarations needed for the `MathsOperations` class, setting up a framework for handling events related to mathematical operations within a Gem5 simulation.

#### **Header Guard**

- `#ifndef MATHS\_OPERATIONS\_HH`
- `#define MATHS OPERATIONS HH`
- `#endif // MATHS OPERATIONS HH`

These lines are known as a header guard. They prevent the multiple inclusion of a header file, which can lead to compilation errors due to redefinition of classes or identifiers. If `MATHS\_OPERATIONS\_HH` is not defined earlier, it is defined by this header file. Subsequent includes of this header will not redefine its content, as the macro is already defined.

#### Includes

- `#include "params/MathsOperations.hh"`: This include statement brings in parameter definitions specific to the `MathsOperations` class, typically defined using Gem5's parameter system which allows customization of SimObject properties through Python configuration files.
- `#include "sim/sim\_object.hh"`: This includes the definition of the `SimObject` class from Gem5's core simulation object system, which `MathsOperations` will inherit from, allowing it to integrate seamlessly into the Gem5 simulation environment.

#### Namespace

- `namespace gem5 { ... }`: Encloses the `MathsOperations` class within the `gem5` namespace, which is standard for all SimObjects and components in the Gem5 source code to avoid naming conflicts and to organize code logically.

#### Class Definition

- `class MathsOperations : public SimObject { ... }`: Defines `MathsOperations` as a subclass of `SimObject`, enabling it to leverage all the functionalities of Gem5's simulation object system.

#### **Private Members**

- `void processEvent();`
- `void processEvent1();`
- `void processEvent2();`
- `void processEvent3();`: These functions are intended for handling specific mathematical computations or events, separated into different methods for organizational or functional reasons.
- `EventFunctionWrapper event;`
- `EventFunctionWrapper fibEvent;`
- `EventFunctionWrapper primeEvent;`

- `EventFunctionWrapper gcdEvent;`: These members utilize `EventFunctionWrapper`, a Gem5 utility that wraps function calls into events that can be scheduled to occur at specific simulation times.

### **Public Members**

- `MathsOperations(const MathsOperationsParams &p);`: The constructor, which takes a parameter structure `MathsOperationsParams` for initializing the object. This structure contains configuration settings that affect the behavior of the `MathsOperations` object.
- `void startup() override; `: This function is an override of the `startup` method from `SimObject`. It is typically used to set up initial states, schedule initial events, or perform any necessary computations before the simulation starts running.

### For MathsOperations.py:

The `MathsOperations.py` file defines a Gem5 simulation object, known as `MathsOperations`, using Gem5's Python configuration interface. Below is an explanation of the contents and purpose of each component in the file:

### Import Statements

- `from m5.params import \*`: This line imports all necessary components from the Gem5 parameter library, which includes various types of parameters that can be used to define the properties of simulation objects. This is essential for defining the configuration attributes of any SimObject in Gem5.
- `from m5.SimObject import SimObject`: This import brings in the `SimObject` base class, which is required to create any new simulation object in Gem5. This class provides the fundamental functionalities needed for an object to be integrated and managed within the Gem5 simulation environment.

# Class Definition: `MathsOperations`

- `class MathsOperations(SimObject)`: This statement begins the definition of a new class, `MathsOperations`, which inherits from `SimObject`. Inheriting from `SimObject` is crucial as it allows `MathsOperations` to interact properly with the Gem5 simulation framework, utilizing its built-in mechanisms for instantiation, parameter handling, and runtime integration.

#### Class Attributes

- `type = 'MathsOperations'`: This attribute sets a unique identifier for the object type within Gem5. It is used internally by Gem5 to manage and reference the simulation object.
- `cxx\_header = "sim/maths\_operations.hh"`: This specifies the path to the C++ header file for the `MathsOperations` object. The header file contains the declaration of the C++ class that implements the functionality of the `MathsOperations` SimObject. This link between the Python and C++ parts of Gem5 is critical, as it allows for the definition of complex behaviors and interactions in C++ while managing configuration and control flow in Python.
- `cxx\_class = "gem5::MathsOperations"`: This indicates the full name of the C++ class associated with this SimObject. It includes the namespace (`gem5`) and the class name (`MathsOperations`). This is necessary for Gem5's C++ backend to correctly instantiate and interact with objects of this type.

# Steps to run the code for Q1:

- 1) sudo scons build/RISCV/gem5.opt -j\$(nproc)
- 2) ./build/RISCV/gem5.opt --debug-flags=FIBONACCISEQUENCE ./src/sim/maths\_operations.py

# Steps to run the code for Q2:

- 1) sudo scons build/RISCV/gem5.opt -j\$(nproc)
- 2) ./build/RISCV/gem5.opt --debug-flags=SimpleOBJ src/learning\_gem5/Simple\_OBJ.py > outputFileName.txt

### Why does Stalling occur in Part-2:

The stalling behavior we're observing in our Gem5 simulation logs where we see "Sending retry req for -1" suggests that there are scenarios where the `SimpleOBJ` memory object is unable to process requests immediately and must ask requesters to retry later. Here's a breakdown of why this is happening:

# 1. Flow Control and Blocking Behavior

The `SimpleOBJ` SimObject implements a blocking behavior:

- When a request is received (`Got request for addr`), the object attempts to handle it immediately.
- If the object is already busy handling another request, it cannot take on a new request, causing it to become "blocked."
- Once a response is received for a pending request (`Got response for addr`), the object becomes ready to handle new requests again.
- If there are any blocked requests (requests that were attempted but couldn't be processed immediately), the 'SimpleOBJ' sends out a "retry request" to the CPU (or the next component in the chain), signaling that it's now ready to try receiving those requests again.

# 2. Simulated Component Delays

- The simulation involves various components interacting with each other, each potentially having its own simulated processing delays and latencies. For example, memory accesses involve multiple steps address translation, data fetch, etc., each adding to the delay.
- The timing and delays within our `SimpleOBJ` implementation might cause it to periodically get overwhelmed by requests faster than it can process them, particularly if it's handling high-frequency access patterns.

#### 3. Resource Contention

- In any simulated system, resource contention can lead to stalling. If multiple components are trying to access the same resource (like a shared bus or memory), contention occurs, leading to retries.
- The retry mechanism ('Sending retry req for -1') indicates that the memory system was previously unable to handle a request due to some form of resource contention or internal processing limit, and is now signaling that it can accept a retry of the previous failed attempts.

### 4. Concurrency and Synchronization Issues

- In concurrent systems, synchronization mechanisms ensure data consistency but might also introduce stalls if not managed efficiently. If `SimpleOBJ` is waiting for a lock release or a condition to be met in multi-threaded scenarios, it could explain the stalls.

# Improving the Situation

To reduce or manage these stalling events better, consider:

- Optimizing the `SimpleOBJ` implementation to handle more concurrent requests or to process individual requests faster.

- Adjusting simulation parameters such as the size of queues, number of ports, or latency times to better balance between realism and performance.
- Enhancing logging and debugging information to get more detailed insights into what happens during stalling moments (e.g., adding logs just before a stall happens).
- Reviewing the concurrency model if applicable, to ensure that synchronization overheads or resource contention are minimized.

So, the stalling we're experiencing in our gem5 simulation is related to the retry mechanism in the memory system, specifically due to traffic congestion or unresponsive components causing back-pressure in the system. Stalls often occur when the simulation's memory object is unable to accept more requests until it receives responses for the outstanding ones, triggering retries. These retries can lead to stalls if they repeatedly fail to be serviced, possibly because of a configuration issue or because the system is overwhelmed with requests at certain simulation points.

In gem5, simple memory objects are basic implementations of memory models that manage the storage and retrieval of data within the simulation environment. They handle memory requests from CPUs or other components and respond accordingly, but lack the complexities and optimizations found in more advanced memory systems.

Using a simple memory object in gem5 significantly increases our execution time because it generally doesn't incorporate features like caching or sophisticated memory management techniques, which can optimize memory access times. As a result, every memory access is handled more slowly compared to a system that uses caches or other advanced memory technologies to reduce latency and improve throughput.

**Performance Implications**: Since SimpleOBJ simply forwards requests without any additional processing or optimization (like caching or prefetching), it can lead to increased memory access times. Every request incurs the full penalty of accessing the main memory, which might explain why simulation times can increase when using such a basic memory handling approach. This design is typically used for simplicity or educational purposes, rather than for efficiency in handling memory operations.